عنوان المقالة:نواة FPGA لتسريع فك ترميز رمازات QR FPGA Hardware Implementation for Accelerating QR Decoding
محمد الحمامي | Muhammad Alhammami | 8240
نوع النشر
مجلة علمية
المؤلفون بالعربي
د. محمّد الحمّامي وآخرون
المؤلفون بالإنجليزي
Muhammad Alhammamia , Chee Pun Ooia , Wooi-Haw Tana and Soon Nyeancheonga
الملخص العربي
نواة FPGA لتسريع فك ترميز رمازات QR
الملخص الانجليزي
QR codes has gained more attention as an input interface to many embedded applications. However, some applications need extra computing resources which demand high-performance QR code decoder. This study suggests a hardware solution to accelerate the decoding function. The proposed design is implemented using CYCLON II FPGA from Altera with the decoded results display on a LCD. The initial experiments show that it is possible to decode the unmasked QR raw bits efficiently in real time which shows good potential to offload the computationally intensive task of QR image decoding process from the main processor and to room for advanced image pre-processing and security decryption algorithm to be implemented in FPGA.
تاريخ النشر
01/12/2016
الناشر
Journal of Engineering and Applied Sciences
رقم المجلد
11
رقم العدد
14
ISSN/ISBN
1818-7803
رابط DOI
10.3923/jeasci.2016.3273.3278
الصفحات
3273-3278
رابط خارجي
http://www.medwelljournals.com/abstract/?doi=jeasci.2016.3273.3278
الكلمات المفتاحية
QR code, QR decoding, FPGA, Hardware implementation, high performance
رجوع